# Simulation Lab 7 Use ISE to Auto-Generate Testbench Simulations



# Step 1: steps should follow learning objectives

#### Task A:

#### **Acknowledgements**

Developed by Craig Kief, Alonzo Vera, Alexandria Haddad, and Quinlan Cao, at the Configurable Space Microsystems Innovations & Applications Center (COSMIAC). Based on original tutorial developed by Bassam Matar, Engineering Faculty at Chandler-Gilbert Community College, Chandler, Arizona. *Funded by the National Science Foundation (NSF)*.

#### **Lab Summary**

The critical (and often most overlooked) part of any large VHDL FPGA project is the testing phase. In the early days of student's learning, they will often develop a project and then drop it onto the hardware for testing. Although this is great when a student is beginning, it is unacceptable in larger or more professional projects. When delivering commercial products, it will be expected that complete and accurate simulations will have been accomplished (where possible). The designer should always strive to write a module, test a module, write a module, test a module and then, combine the modules into a system and test the system. An average VHDL module should probably be no more than a few hundred lines of code so writing an exhaustive testbench is more manageable. It is our vision that writing testbenches is an excellent starting place for beginner engineers or technicians. Creating properly documented testbenches will save a design team countless hours of a very expensive senior engineer's time.

#### Lab Goal

The goal of this lab is to show the designer how to use the ISE wizard to create a testbench that can be used to test modules in a larger system. At the end of the lab, the designer should have gained the skills necessary to take any project, of any size, and create the structure and files necessary for testing.

#### **Learning Objectives**

- 1. Understand the hierarchical "tree" structure of projects and their test modules.
- 2. Using the wizard, create a testbench for the modules.
- 3. Create a testbench for the system.

#### **Grading Criteria**

Your grade is determined by your instructor.

#### Time Required

2 hours

#### **Lab Preparation**

- Read this document completely before starting the lab.
- On the COSMIAC FPGA webpage (<a href="http://www.cosmiac.org/Projects\_FPGA.html">http://www.cosmiac.org/Projects\_FPGA.html</a>), locate and download the file Lab7.zip file.
- Extract the source files onto your hard drive.

**NOTE**: Extract the source files to a folder (directory) without spaces in any part of the name.

# **Equipment and Materials**

Students should work in teams of two or three. Each team of students will need the following supplies:

| Supplies                                                                                                                                                                                                                                                                                    | Quantity |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 1. ISE <sup>®</sup> Design Suite (or WebPACK <sup>TM</sup> ) software from the Xilinx website, <a href="www.xilinx.com">www.xilinx.com</a> , if you don't already have it installed. Your classroom should ha full working version of Xilinx ISE <sup>®</sup> Design Suite.                 | nave 1   |
| 2. FPGA kit including download and power cable(s).                                                                                                                                                                                                                                          |          |
| 3. Free Digilent Adept software (instructions for download and installation are incl at the beginning of this lab): <a href="http://www.digilentinc.com/Products/Detail.cfm?NavPath=2,66,828&amp;Prod=ADI">http://www.digilentinc.com/Products/Detail.cfm?NavPath=2,66,828&amp;Prod=ADI</a> |          |

### **Additional References**

The FPGA reference manual, data sheet, and any other supporting documents that may be of use.

ISE Design Suite User Guide:

http://www.xilinx.com/support/index.htm#nav=sd-nav-link-106173&tab=tab-dt

Digilent Adept User Guide:

http://www.digilentinc.com/Data/Software/Adept/Adept%20Users%20Manual.pdf



# Lab Procedure 1: Create an ISE Project and Add Source Files

**NOTE**: Make sure you have completed the Lab Preparation before starting this Lab Procedure.

**NOTE**: If you've recently completed Lab 4, try creating the project and adding the source files on your own, without using the instructions. The project name is **Counter**, and the source files are **display\_controller.vhd**, **counter.vhd**, and **counter4.ucf**.

**NOTE**: If you have just completed Lab 6, you can skip this Lab Procedure and start at Lab Procedure 2.

- 1. Open Xilinx ISE Design Tool Project Navigator.
- 2. Click **OK** to close the Tip of the Day.
- Start a new project by selecting
   File → New Project from the
   menu or click the New Project
   button. The New Project Wizard
   starts.
  - a. Type **Counters** in the Name text box.
  - b. Select a location on your computer to save your project files by clicking the ellipsis (...) button to the right of the Location text box.
  - c. Under **Top-level source type**, select **HDL**.
  - d. Click Next.



**NOTE**: File names must start with a letter. Use underscores ( \_ ) for readability. Do not use hyphens (-); although the file name will work, the entity name will not.



- 4. The Project Settings dialog box opens.
- Select Spartan-6 SP601
   Evaluation Platform from the
   Evaluation Development Board
   drop down menu.

The Product Category, Family, Device, Package, and Speed should all automatically populate (top half of the screen). You will need to set some options in the lower half of the dialog box.

Select VHDL from the Preferred Language drop down menu.

The Project Settings should resemble the figure to the right.

6. Click Next.



**NOTE**: The options specified are for the **Nexys 3**, **Spartan-6 FPGA**. Your board might be different than the board used for these instructions. Board specifications are printed on the FPGA chip in the middle of the board. The board information is also listed on the box it came in.

7. The Project Summary displays. Verify the file type and name are correct then click **Finish** to complete the New Project creation process.





NOTE: There are three main files associated with this tutorial. The project files are in the counter.zip file.

We will be adding the files from the counter.zip file to our new project.

- 8. Using Windows Explorer **move** these three files to your project folder.
- In Xilinx ISE® select Project →
  Add Source from the menu or
  Right-click in the Hierarchy pane
  and select Add Source from the
  shortcut menu. The Add Source
  dialog box opens.
- 10. **Select** the three files that were moved to the project directory earlier. **Click** the **Open** button. The **Adding Source Files...** dialog box opens.





11. Click the **OK** button to complete the add files process.

**NOTE**: All three project files display with a green checkmark to the left of the file name. This lets us know that ISE understands the design association of each of the files.





# 12. The files are added to the **Counters** project.



**NOTE**: It is important to understand the file Hierarchy pane. The files display in a tree structure similar to the file and directory structure on a computer.

When Implementation is selected, the UCF file should be below the associated design file.

This image shows that at the top level is the project, then the chip type. Under the chip are the VHDL file, component VHDL file, and the associated UCF file.



#### Lab Procedure 2: Use the ISE Wizard to Create and Run Testbenches

#### **Testbench Introduction**

Senior FPGA engineers are expensive and their time is better spent creating the hardware design. We envision that the creation and generation of testbenches, for the senior engineer to evaluate, would be an excellent job for a technician or junior engineer. Additionally, this would provide a real cost savings for the company and provide more resources to the design engineer to develop product. Testing VHDL designs is an art and skill but one that can be mastered. The first step to this mastery is in this tutorial.

Before we jump into creating a testbench, let's briefly discuss what VHDL is and what it is used for:

- VHDL is an acronym for VHSIC Hardware Description Language.
- It is an IEEE standard.
- It was not initially created for FPGAs.

It was originally designed to document ASICs for the US DoD. Eventually the FPGA community realized that it was very useful for their work. For the purposes of these Labs, there are two types of VHDL: synthesizable and non-synthesizable. Synthesizable VHDL is used to program an FPGA. Non-synthesizable VHDL is used for testing the synthesizable code before it is programmed to the FPGA board. We create files called testbenches for testing our synthesizable designs.

Synthesizable VHDL is often thought of as something you can go to a parts store and purchase, i.e., you can purchase AND gates. Commands such as "wait for 50 ns" are viable VHDL code but it is impossible to buy "50 ns" in hardware. These are the things we use when we create a VHDL testbench. Their function is not to go to hardware, but to test the hardware design files.

**Testbenches are designed to ONLY stimulate inputs in order to determine if the outputs are as expected.** There are two types of simulations that can be run, Behavioral and Timing. The behavioral simulation is where 90% of all simulations are performed.

As a designer, you should be aware that it takes a certain amount of time for signals to get from the input to the output of a chip. This time is called delta T (or  $\Delta T$ ). This  $\Delta T$  is different for each chip and each design. The behavioral simulation sets  $\Delta T$  equal to zero. This gives us the benefit of running the simulation to check for flaws in the logic of the design.

The timing simulation is performed after Synthesis and Implementation are completed, after the design has been placed into the FPGA and routed to the input and output pins. At this point, the ISE suite has been able to accurately compute the  $\Delta T$ . We now know exactly how long it takes to go from the input pins, through the internal components, and then to the output pins. Once  $\Delta T$  is known we can run the simulation much more accurately. Timing simulations are often not run in undergraduate courses, however it is important for the designer to know that they exist and to understand the difference between a behavioral and timing simulation. We can use the same testbench for both types of simulations.

When creating a testbench it is a good idea to visualize beforehand what you think the waveforms should look like. For our counter design, the clock will run off and on at regular intervals. When the reset button is activated (high or 1) the count is set to zero. Once the reset button is inactive, the count will start



incrementing on a rising edge of the clock. Because we have created a slow clock signal, the count increments after several clock cycles. Our testbench waveform should look something similar to this:



We will need to create two testbenches, one for the counter and once for the display\_controller. The initial creation of the testbench is fairly simple using ISE. For each testbench we will create a new VHD Testbench source and associate the appropriate vhd file with that source. ISE will auto-generate a testbench template that we will modify based on our previous visualization. The modification of the testbench takes a little practice. Often if the junior engineer can get to this point, the senior engineer can give them more precise timing based on the final design of the module or system.

Because VHDL is such a versatile language there are several ways to define the testbench inputs. The following are examples of basic approaches that can be expanded upon for more complex designs.

#### **Step 1:** Create a Testbench for the Counter

1. Because our code has created a slow clock, we need to change two settings.

Change the SLOW\_CLK <= CLK\_DIVIDER setting to zero (0) in the counter.

Change the **constant N**: **integer** setting in the **display\_controller**, to **2**.

counter.vhd



display\_controller.vhd



- Create a testbench for your file.
   Right-click in the Hierarchy Pane and select New Source from the short cut menu.
- 3. Select **VHDL Testbench** as the source type.
- 4. Enter **counter\_TB** as the file name.

NOTE: Keeping track of a module's vhd file and its associated testbench is much easier when you name the testbench the same name as the vhd file with \_TB appended to the end of the file name.

- 5. Click the **Next** button. The Associate Source dialog box opens. Select **counter**, since that is the module we are currently testing.
- 6. Click the **Next** Button.
- 7. The New Source Summary dialog box displays. Click the **Finish** button.





- 8. ISE auto-generates a testbench based on the associated source file. We will need to make some minor modifications to this file.
- 9. Make the following changes (highlighted) to the counter\_TB.vhd file:



```
- ensure your test bench declairs the same libraries and packages used with your source files
    LIBRARY ieee:
    USE ieee.std_logic_1164.ALL;
    use IEEE.STD_LOGIC_arith.ALL;
use IEEE.STD_LOGIC_unsigned.ALL;
    use ieee.numeric std.all;
    ENTITY counter_TB IS
 8
    END counter TB;
 9
10
    ARCHITECTURE behavior OF counter_TB IS
11
12
        -- Component Declaration for the Unit Under Test (UUT);
        -- component is counter since we are testing the counter.vhd file
13
        -- ports are declared here, they are copies of the i/o ports from counter
14
        COMPONENT counter
15
        PORT (
16
            clk : IN std logic;
17
             reset : IN std_logic;
18
             pause : IN std_logic;
19
             count_out : OUT std_logic_vector(15 downto 0);
20
21
             count_blink : OUT std logic;
             an : OUT std_logic_vector(3 downto 0);
22
             sseg : OUT std_logic_vector(6 downto 0)
23
24
        END COMPONENT;
25
26
27
       -- Inputs; set to the desired starting value
       signal clk : std_logic := '0';
28
       signal reset : std_logic := '1';
                                          -- change to 1, we want to start the test with the reset active
29
       signal pause : std logic := '0';
30
31
        -Outputs
32
       signal count out : std logic vector(15 downto 0);
33
       signal count_blink : std_logic;
34
       signal an : std_logic_vector(3 downto 0);
35
36
       signal sseg : std_logic_vector(6 downto 0);
       -- Clock period definitions
                                                                      -- Reset process
38
                                                                      reset proc : process
       constant clk_period : time := 10 ns;
                                                              63
39
                                                              64
                                                                      begin
40
                                                                         -- hold reset state for 22 ns.
41
    BEGIN
                                                              65
                                                                         wait for 22 ns;
       -- Instantiate the Unit Under Test (UUT)
                                                              66
42
                                                                           reset <='0';
       uut: counter PORT MAP (
                                                              67
43
                                                                           wait for 1000 ns;
               clk => clk,
                                                              68
44
                                                                            reset <='1';
               reset => reset,
                                                              69
45
                                                                           wait for 18 ns;
               pause => pause,
                                                              70
46
                                                                           reset <='0';
                                                              71
               count out => count out,
47
               count blink => count_blink,
                                                                           wait;
                                                              72
48
                                                                     end process;
               an => an,
                                                              73
49
                                                              74
               sseg => sseg
50
                                                              75
                                                                      -- Pause process
51
                                                                      pause_proc : process
                                                              76
52
                                                              77
                                                                      begin
       -- Clock process definitions
53
                                                                         wait for 500 ns;
       clk proc : process
                                                              78
54
                                                                         pause <= '1';
                                                              79
55
       begin
          clk <= '0';
                                                                         wait for 50 ns;
                                                              80
56
                                                                         pause <= '0';
                                                              81
57
           wait for clk_period/2;
                                                                         wait for 1000 ns;
                                                              82
           clk <= '1';
58
                                                              83
                                                                      end process;
           wait for clk_period/2;
59
       end process;
                                                              84
60
                                                              85 END;
```

10. Click the **Save** button and save your work.



For the counter we are testing three inputs, CLK, RESET, and PAUSE. We will test the inputs using three stimulus processes that run concurrently. The clock process oscillates the clock from zero to one, each for half of the defined clk\_period.

The reset process starts with reset active (equaling one) for the first 22 ns, which should hold our count at zero for this time period. Then we release the reset, setting it equal to zero, and let the counter run for 1000 ns. Next we activate RESET again for 18 ns to make sure that the counter will restart at zero. Finally we set reset back to zero.

**NOTE**: Choosing 1000 ns was arbitrary. Before creating the testbench, during the visualization process, we assumed that if the counter was working for a certain long period of time, then it was probably working all the time. We could have chosen 50,000 or 65,535 ns. The last choice would have tested every count option but would have taken a really long time to simulate. For a classroom exercise, this probably isn't necessary. For a real-life application testing, that test would probably be needed.

The last process is for the pause button. For the first 500 ns the pause is at zero. Then it is set to one and held for 50 ns. During this time the count should hold at whatever number it is currently on. After this time, pause is set back to zero, and the count continues for another 1000 ns.

What we are looking for is a standard clock waveform with RESET holding COUNT\_OUT at zero for 22 ns. After that time COUNT\_OUT increments by one on a rising edge of the clock for 478 ns.

At 500 ns (478 + 22 = 500) the PAUSE is activated for 50 ns and COUNT\_OUT will hold at the current count for 50 ns, or until 550 ns. After this the count will increment again until 1022 ns when RESET is again set to one for 18 ns and COUNT\_OUT starts again at zero.

**NOTE**: In order to see the entire test, you probably will need to enter the run command in the ISim console window. Type **run 2000 ns** in the console window at the **ISim>** prompt. (You can choose any time period you want.)

The times used are not rigid; they are merely a starting place to begin the design test. This is a bare minimum test. In reality, a variety of different inputs would be chosen in an effort to fail the design. It is always better for a design to fail in simulation rather than after implementation to the hardware, when a customer is depending on it.



### Step 2: Create a Testbench for the Display\_Controller

- 1. We will now create the testbench for the 2<sup>nd</sup> module of this project, the display\_controller.
- 2. **Right-click** in the Hierarchy Pane and select **New Source** from the short cut menu.
- 3. Select **VHDL Testbench** as the source type.
- 4. Enter **display\_controller\_TB** as the file name.
- Click the Next button. The Associate Source dialog box opens. Select display\_controller as the source.
- 6. Click the **Next** button and then the **Finish** button when the New Source Summary dialog box displays.





- 7. Just like with the counter\_TB file, ISE creates a testbench file that we will modify.
- 8. Make the following changes (highlighted) to the display\_counter\_TB.vhd file:



```
--Inputs
           signal CLK : std_logic := '0';
                                                                                                                        begin
           signal RESET : std_logic := '1';
                                                                                                                                                                 -- all anodes display 0
-- the preceding x indicates hexidecimal
-- therefore, x"0" is the same as "0000"
-- if we had x"00" that would indicate "0000 0000"
                                                                                                                           hev3 <= v"0".
                                                                                                                           hex3 <= x 0;
hex2 <= x 0;
hex1 <= x 0;
               change to 1, we want to start the test with the reset active
                                                                                                                                                                 -- all anodes display 1
-- x"1" is the same as "0001"
               · Clock process definitions
                                                                                                                           hex3 <= x"1";
hex2 <= x"1";
54
55
           CLK_proc : process
                                                                                                                                                                  -- if we had x"11" that would indcate "0001 0001"
           begin
               clk <= '1':
                                                                                                                            wait for clk period * 2;
               wait for clk_period/2;
                                                                                                                                                                 -- all anodes display ffff
57
58
59
60
               clk <= '0';
               wait for clk period/2;
                                                                                                                           hex1 <=
          end process;
            -- Reset process
61
62
63
64
65
66
                                                                                                                           hex3 <=
           RESET proc : process
                                                                                                                                                                 -- anode 2 displays 5
-- anode 1 displays C
                -- hold reset state for (10 * 5) ns
                                                                                                                                                                 -- anode 0 displays 1
                                                                                                                            wait for clk period * 2;
               wait for clk_period * 5;
               wait for clk_period * 50;
           end process;
                                                                                                                            wait for clk_period * 2;
                                                                                                                            hex3 <=
                                                                                                                                                                 -- anode 2 displays 4
-- anode 1 displays e
-- anode 0 displays 2
                                                                                                                            wait for clk_period * 2;
                                                                                                                                                                 -- anode 2 displays 8
-- anode 1 displays d
-- anode 0 displays 9
                                                                                                                            wait for clk_period * 2;
```

#### 9. Click the **Save** button and save your work.

The display\_controller\_TB has six inputs, CLK, RESET, HEX3, HEX2, HEX1, and HEX0. We set up a stimulus process for each of these inputs. The CLK and RESET processes are the same as the counter\_TB.

end process:

The HEX3-0 would normally get their input from the counter.vhd main module. However, this testbench is only testing the display\_controller sub-module. We will have to feed the input to the HEX3-0. The example code shows seven possible inputs for HEX3-0. You could set up any combination of HEX3-0 for the testbench that you wanted.

**NOTE**: In a real-world situation each option would be tested. In other words, for this design, there would be 65,000+ options to test. For complex designs, the verification process can become more complex and time consuming than the initial design. As the testing gets more complex, the person doing the verification uses a set of procedures and functions in the testbench. These procedures and functions run the program and let the designer know if the code is working as specified.



# Step 3: Run the Simulation of the counter\_TB and display\_controller\_TB

- 1. Select **Simulation** from the **Design Pane** to see the list of simulation files that ISE has created for this testbench.
- 2. In the Hierarchy pane select the counter\_TB file.
- 3. In the Processes pane expand the ISim Simulator option if needed.
- 4. Double-click Simulate Behavioral Model.







- 6. Use the Zoom Out button to zoom out of the waveform until you can see the clock cycle.
- 7. Right-click the count\_out value, select Radix then Hexadecimal. This will change the display value of the count\_out signal to hexadecimal instead of binary values.





NOTE: ISim initially runs the simulation for 1000ns. In order to run the simulation for the full length of the test (1550 ns), or longer, we will use the run command.

- 8. If the console is not displayed, select View → Panels → Console from the menu
- In the Console Panel, at the ISim> prompt type run 600 ns and press enter.

**NOTE**: In order to run the simulation all the way through ffff restarting at 0000, the simulation must run for a total of ~1,355,460 ns.

NOTE: The clock is driving the AN (anode) output. Recall that the 7-segment cathodes can only display on one anode at a time. The SSEG output is driven by the COUNT\_OUT character in the zero spot of AN. For example, if AN equals 1011, and COUNT\_OUT's value is 1571, then SSEG's output will be 5.

- 10. If you are satisfied with the simulation results, close ISim by clicking the close button in the upper right corner.
- 11. Click the Yes button to exit the simulator.









12. Click the No button, because we do not want to save this simulation.



- 13. Run the display\_controller\_TB.
- 14. In the Hierarchy pane select the display\_controller\_TB file.
- 15. Double-click Simulate Behavioral Model.
- 16. ISim starts and shows the display\_controller\_TB waveform.
- 17. Select HEX3-0 and change the radix to hexadecimal.



NOTE: Notice that after RESET goes to zero, all changes are happening on the falling edge of the clock. Also notice that around 60 ns the SSEG output is a little off.

We want the count to happen on a rising clock edge and the SSEG output to be a little more in sync with the AN output. We will need to change some of the testbench code.



- 18. Close ISim by clicking the close button in the upper right corner.
- 19. Click the Yes button to exit the simulator and the No button when prompted to save the simulation.



- 20. Find the clock process in the testbench. It should be around line 53.
- 21. Change the code so that the clock starts with 1, as shown to the right.

```
- Clock process definitions
54
       CLK proc : process
55
       begin
          change the start of the clock to 1 in order
56
          to drive the count to happen on a rising clock edge clk <= '1':
57
58
59
          wait for clk period/2;
          clk <= '0';
60
           wait for clk_period/2;
61
       end process;
```

- 22. Save the file.
- 23. Run the simulation again. The waveforms should now show the count changing on the rising edge of the clock and the AN and SSEG outputs should be in sync.



**NOTE**: The clock is driving the AN output. Recall that the 7-segment cathodes can only display on one anode at a time. The SSEG output is driven by the HEX# specified by the AN output, i.e. if AN equals 1011, then HEX2's value is displayed by SSEG.

**NOTE**: If your inputs show up as red or undefined in the simulation, as shown below, you may have run the simulation with the design file selected instead of the testbench file. Close ISim and make sure you selected the correct testbench file and then run the simulation.



**NOTE**: It is not possible or necessary to run a test against the UCF file.

Once the testbench is working as expected, you can then compile and download the project to your FPGA board and observe it counting. If it doesn't count check the modules to ensure that you changed the clock settings back to the original values.



# Lab Procedure 5: Test your Knowledge

| l. | Before creating a testbench, what should you do?                                                                           |
|----|----------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                            |
|    |                                                                                                                            |
| •  | What additional test inputs could be used for the counter_TB?                                                              |
|    |                                                                                                                            |
| i. | Why should you name your testbench file with a "_TB" at the end of the file name?                                          |
|    |                                                                                                                            |
|    | What view must be displayed in order to Simulate Behavioral Model?                                                         |
| •  | To properly run the simulation, how should you determine the proper time selection for the close period in your testbench? |
|    |                                                                                                                            |
|    |                                                                                                                            |



| What is the difference between "00" and x"00"?                                                     |
|----------------------------------------------------------------------------------------------------|
|                                                                                                    |
|                                                                                                    |
|                                                                                                    |
| What does it mean when the waveform simulation displays "UUUU"?                                    |
|                                                                                                    |
|                                                                                                    |
|                                                                                                    |
| From a practical point of view, is it possible to exhaustively test every VHDL synthesizable file? |
|                                                                                                    |
|                                                                                                    |
|                                                                                                    |
|                                                                                                    |